# **CAN Network**

Project of Automotive Network Course

#### Students:

- Felipe Martins
- Lucas Cavalcanti
- Roberto Fernandes

### Summary

- 1. Platform
- 2. CAN Network
- 3. Bit Timing
- 4. Bit Stuffing
- 5. Decoder
- 6. CRC
- 7. Encoder
- 8. Frame Building
- 9. Encoder Tests
- 10. Decoder Tests

### STM32 - NUCLEO F767ZI























 ${\tt tq\_clock.attach(bitTimingSM,\ TIME\_QUANTA\_S);}$ 

```
void bitTimingSM(){
   static int state = PHASE1_ST;
   static int count = 0;
   switch(state){
      case SYNC_ST:--
      case PHASE1_ST:--
      case PHASE2_ST:--
   }
}
```



### Bit Stuffing

```
!stuff_en -> {stuff_error = 0, decoder()}
                                           stuff_en -> {stuff_error = 0, decoder(), count++}
                           START
                                                             COUNT
                  !stuff_en -> {count = 0, decoder()}
```

RX\_bit == last\_rx && count == 5 && stuff\_en -> { stuff\_en = 0, stuff\_error = 1, count = 0, decoder()}
 RX\_bit == last\_rx && count != 5 && stuff\_en -> {count++, decoder()}
 RX\_bit == last\_rx && count != 5 && stuff\_en -> {count = 1, decoder()}
 RX\_bit == last\_rx && count == 5 && stuff\_en -> {count = 1}

## Bit Stuffing

```
void bitstuffREAD()
{
   static int count = 0;
   static int state = 0;
   static int last_rx;
   last_rx = RX_bit;
   RX_bit = RX.read(); // TRANSCIEVER
   switch(state)
   {
      case(START): --
      case(COUNT): --
   }
}
```

```
case(START): --
case(COUNT):
  if(RX bit == last rx && count == 5 && stuff en)
    stuff en = 0;
   stuff error = 1;
   count = 0;
   decoder();
   state = COUNT;
  } else {
    if(!stuff en){--
    else if(RX bit == last rx) { --
    else if(RX bit != last rx && count == 5) // STUFF
      count = 1;
      debug(pc.printf("stuff - read\n"));
    else if(RX bit != last rx && count != 5)
      count = 1;
      decoder();
  break;
```



#### Decoder



#### Decoder

```
void decoder(){
   static int state = 0;
   static int bit_cnt = 0;
   bool bit = RX_bit;
   if(stuff_error || bit_error)
   {"
   }
```

```
switch(state)
  case(IDLE): --
  case(ID): --
  case(SRR): --
  case(IDE): --
  case(R0): --
  case(IDB): --
  case(RTR): --
  case(R1): --
  case(R2): --
  case(DLC): --
  case(DATA): --
  case(CRC V): --
  case(CRC D): --
  case(ACK S):--
  case(ACK D): --
  case(EOFRAME): --
  case(INTERFRAME): --
  case(OVERLOAD): --
  case(OVERLOAD D): --
  case(ERROR FLAG): --
 case(ERROR D): --
calculateCRC(bit);
```



#### **CRC Calculator**

```
CRC_CALC = [15 bits = 0];
while(CRC_en){
   CRC_first = bit ^ CRC_CALC[14];
   CRC_CALC << 1;
   if(CRC_first){
      CRC_CALC = CRC_CALC ^ hex(4599);
   }
}</pre>
```

```
void calculateCRC(bool bit)
{
   if (CRC_en) {
        CRC_CALC <<= 1;
        if ((CRC_CALC >= (1 << 15)) ^ bit) { // um smente no bit mais significativo | CRC_CALC ^= 0x4599;
        }
        CRC_CALC &= 0x7fff; // zero no bit mais significativo e um no resto
   }
}</pre>
```



### **Encoder**



#### Encoder

```
void encoder(){
   static int state = 0;
   static int bit_cnt = 0;
   if(TX_en){
      state = IDLE;
   }
```

```
switch(state){
  case IDLE: --
  case SOF: --
  case ID: --
  case SRR: --
  case IDE: --
  case R0: --
  case IDB: --
  case RTR: --
  case R1: --
  case R2: --
  case DLC: --
  case DATA: --
  case CRC V: --
  case CRC D: --
  case ACK S: --
  case ACK D: --
  case EOFRAME: --
  case INTERFRAME: --
```

```
case R0:
   if(RX_bit != TX_bit) //BIT_ERROR
   {
     state = IDLE;
     TX_bit = 1;
     bit_error = 1;
     break;
   }
   TX_bit = (frame_send.DLC >> 3)&1;
   bit_cnt = 1;
   state = DLC;
   break;
```



### Frame Building

- Struct used for frame parts.
- frame\_receive filled by Decoder.
- frame\_send read by Encoder.

In Decoder

```
frame_recv.ID = (frame_recv.ID << 1) ^ bit
```

typedef struct CAN\_FRAME bool SOF; uint16\_t ID; bool SRR: bool RTR; bool IDE: bool R0; uint32\_t IDB; bool R1; bool R2: uint8 t DLC; uint64\_t DATA; bool data\_b = false; uint16 t CRC V; bool CRC D; bool ACK S: bool ACK D: uint8 t E0FRAME; CAN FRAME;

```
frame send.SOF = 0;
frame send. ID = 0x20;
frame send.SRR = 0;
frame send.RTR = 0;
frame send. IDE = 0;
frame send.R0 = 0;
frame send. IDB = 0;
frame send.R1 = 0;
frame send.R2 = 0;
frame send.DLC = 2:
frame send.DATA = 0xaaaa;
frame send.data b = false;
frame send. CRC V = 30547;
frame send. CRC D = 1;
frame send.ACK S = 0;
frame send.ACK D = 1;
frame send.EOFRAME = 127;
```

In Encoder

```
TX_bit = (frame_send.ID >> (10-bit_cnt)) & 1;
```

### **Testing Encoder with Decoder**

```
Printing Frame:
DATA: aaaaaaaaaaaaaaaa
CRC V: 81
CRC D: 1
ACK S: 0
ACK D: 1
Sending.....
st machine: START OF FRAME
st machine: ID: 672
st machine: RTR/SRR: 0
st machine: IDE: 0
st machine: R0: 0
st machine: DLC: 8
st machine: DATA: aaaaaaaaaaaaaaaaa
st machine: CRC Value: 81
st machine: CRC CALC: 81
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
        Sent:
                         Receive:
DATA: aaaaaaaaaaaaaaaa
                                 aaaaaaaaaaaaaaa
CRC V: 81
CRC D: 1
ACK S: 0
ACK D: 1
```

```
Printing Frame:
DATA: aaaaaaaaaaaaaa
CRC V: 22941
CRC D: 1
ACK S: 0
ACK D: 1
st machine: START OF FRAME
st machine: ID: 672
st machine: RTR/SRR: 0
st machine: TDF: 0
st machine: R0: 0
st machine: DLC: 7
st machine: DATA: aaaaaaaaaaaaaa
st machine: CRC Value: 22941
st machine: CRC CALC: 22941
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
        Sent:
                         Receive:
DATA: aaaaaaaaaaaaaaa
                         аааааааааааааа
CRC V: 22941
                         22941
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
```

```
Printing Frame:
CRC V: 9665
CRC D: 1
ACK S: 0
ACK D: 1
Sending....
st machine: START OF FRAME
st machine: ID: 672
st machine: RTR/SRR: 0
st machine: IDE: 0
st machine: R0: 0
st machine: DLC: 3
st machine: DATA: aaaaaa
st machine: CRC Value: 9665
st machine: CRC CALC: 9665
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
       Sent:
                         Receive:
DATA: aaaaaa aaaaaa
CRC V: 9665
                         9665
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
```

### Testing Encoder with Decoder

```
Printing Frame:
DATA: 0
CRC V: 13013
CRC D: 1
ACK S: 0
ACK D: 1
Sending....
st machine: START OF FRAME
st machine: ID: 672
st machine: RTR/SRR: 0
st machine: IDE: 0
st machine: R0: 0
st machine: DLC: 0
st machine: CRC Value: 13013
st machine: CRC CALC: 13013
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
        Sent:
                         Receive:
CRC V: 13013
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
```

```
Printing Frame:
CRC V: 16656
CRC D: 1
ACK S: 0
ACK D: 1
Sending....
st machine: START OF FRAME
st machine: ID: 672
st machine: RTR/SRR: 1
st machine: IDE: 0
st machine: R0: 0
st machine: DLC: 0
st machine: CRC Value: 16656
st machine: CRC CALC: 16656
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
       Sent:
                         Receive:
CRC V: 16656
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
```

```
Printing Frame:
DATA: 0
CRC V: 1161
CRC D: 1
ACK S: 0
ACK D: 1
Sending....
st machine: START OF FRAME
st machine: ID: 672
st machine: RTR/SRR: 1
st machine: IDE: 0
st machine: R0: 0
st machine: DLC: 1
st machine: CRC Value: 1161
st machine: CRC CALC: 1161
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
        Sent:
                         Receive:
CRC V: 1161
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
```

### Testing Encoder with Decoder

```
Printing Frame:
DATA: aaaaaaaaaaaaaaaa
CRC V: 31733
CRC D: 1
ACK S: 0
ACK D: 1
Sending....
st machine: START OF FRAME
st machine: ID: 449
st machine: RTR/SRR: 1
st machine: IDE: 1
st machine: SRR: 1
st machine: IDB: 3007a
st machine: RTR: 0
st machine: R1: 0
st machine: R2: 0
st machine: DLC: 8
st machine: DATA: aaaaaaaaaaaaaaaa
st machine: CRC Value: 31733
st machine: CRC CALC: 31733
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
                         Receive:
                         449
                         3007a
DATA: aaaaaaaaaaaaaaaa
                                 aaaaaaaaaaaaaa
CRC V: 31733
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
```

```
Printing Frame:
       449
       3007a
CRC V: 10742
CRC D: 1
ACK S: 0
ACK D: 1
st machine: START OF FRAME
st machine: ID: 449
st machine: RTR/SRR: 1
st machine: IDE: 1
st machine: SRR: 1
st machine: IDB: 3007a
st machine: RTR: 1
st machine: R1: 0
st machine: R2: 0
st machine: DLC: 8
st machine: CRC Value: 10742
st machine: CRC CALC: 10742
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
                         Receive:
                         449
                         3007a
CRC V: 10742
CRC D: 1
ACK S: 0
ACK D: 1
```

st machine: IDLE

```
Printing Frame:
CRC V: 20214
CRC D: 1
ACK S: 0
ACK D: 1
st machine: START OF FRAME
st machine: ID: 3
st machine: RTR/SRR: 1
st machine: IDE: 1
st machine: SRR: 1
st machine: IDB: 0
st machine: RTR: 0
st machine: R1: 0
st machine: R2: 0
st machine: DLC: 15 --> DLC: 8
st machine: DATA: ffffffffffffffff
st machine: CRC Value: 20214
st machine: CRC CALC: 20214
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
st machine: EOFRAME
st machine: INTERFRAME
Printing Frames:
        Sent:
                         Receive:
IDB:
CRC V: 20214
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
```

### Testing Encoder with Decoder Repeating

```
Printing Frames:
                         Receive:
DATA: aaaaaa
CRC V: 9665
CRC D: 1
ACK D: 1
Printing Frames:
       Sent:
                         Receive:
DATA: aaaaaa
CRC V: 9665
                         9665
ACK D: 1
```

```
Sending....
Printing Frames:
                         Receive:
DATA: aaaaaa
CRC D: 1
ACK S: 0
ACK D: 1
Sending....
Printing Frames:
                         Receive:
CRC V: 9665
                         9665
CRC D: 1
ACK S: 0
ACK D: 1
```

### Testing Decoder Repeating Frame

```
st machine: START OF FRAME
st machine: ID: 3
st machine: RTR/SRR: 1
 st machine: IDE: 1
st machine: SRR: 1
st machine: IDB: 0
st machine: RTR: 0
st machine: R1: 0
st machine: R2: 0
st machine: DLC: 15 --> DLC: 8
st machine: DATA: fffffffffffffffff
st machine: CRC Value: 11311
st machine: CRC CALC: 11311
st machine: CRC D: 1
st machine: ACK S: 0
st machine: ACK D: 1
 st machine: EOFRAME
st machine: INTERFRAME
Printing Frame:
CRC V: 11311
CRC D: 1
ACK S: 0
ACK D: 1
st machine: IDLE
st machine: START OF FRAME
st machine: ID: 3
st machine: RTR/SRR: 1
 st machine: IDE: 1
st machine: SRR: 1
 st machine: IDB: 0
st machine: RTR: 0
 st machine: R1: 0
st machine: R2: 0
st machine: DLC: 15 --> DLC: 8
st machine: DATA: fffffffffffffffff
st machine: CRC Value: 11311
st machine: CRC CALC: 11311
 st machine: CRC D: 1
 st machine: ACK S: 0
 st machine: ACK D: 1
 st machine: EOFRAME
 st machine: INTERFRAME
```

### Testing Decoder with Error

```
st machine: START OF FRAME
                                                                                                st machine: START OF FRAME
                                           st machine: START OF FRAME
                                                                                                st machine: ID: 672
st machine: ID: 672
                                          st machine: ID: 672
                                                                                               st machine: RTR/SRR: 0
st machine: RTR/SRR: 0
                                          st machine: RTR/SRR: 0
                                                                                                st machine: IDE: 0
st machine: IDE: 0
                                          st machine: IDE: 0
                                                                                                st machine: R0: 0
st machine: R0: 0
                                                                                                st machine: DLC: 8
st machine: DLC: 8
                                          st machine: R0: 0
                                                                                                st machine: DATA: aaaaaaaaaaaaaaaa
st machine: DATA: aaaaaaaaaaaaaaaaa
                                          st machine: DLC: 8
                                                                                                st machine: CRC Value: 113
st machine: CRC Value: 81
                                          st machine: DATA: aaaaaaaaaaaaaaaa
                                                                                                st machine: CRC CALC: 81
st machine: CRC CALC: 81
                                          st machine: Error Detected: STUFF ERROR
                                                                                                st machine: CRC D: 1
st machine: CRC D: 1
                                          st machine: ERROR FLAG
                                                                                               st machine: ACK S: 0
st machine: ACK S: 1
                                          st machine: ERROR DELIMITER
                                                                                                st machine: ACK D: 1
st machine: ACK D: 0
                                                                                                st machine: CRC V =! CRC CALC
st machine: ACK Error
                                           st machine: INTERFRAME
                                                                                               st machine: ERROR FLAG
st machine: ERROR FLAG
                                                                                                st machine: ERROR DELIMITER
st machine: ERROR DELIMITER
                                           Printing Frame:
                                                                                                st machine: INTERFRAME
st machine: INTERFRAME
                                           TD:
                                                  672
                                          RTR:
                                                  0
                                                                                                Printing Frame:
Printing Frame:
                                                0
                                                                                                ID: 672
                                           IDE:
                                                                                                RTR: 0
RTR: 0
                                           IDB: 0
                                                                                                IDE: 0
IDE: 0
                                           SRR:
                                                                                                IDB: 0
IDB: 0
                                          DLC:
                                                                                                SRR: 0
SRR: 0
                                          DATA: aaaaaaaaaaaaaaaa
                                                                                               DLC: 8
DLC:
                                          CRC V: 0
                                                                                               DATA: aaaaaaaaaaaaaaaa
DATA: aaaaaaaaaaaaaaaa
                                                                                                CRC V: 113
CRC V: 81
                                          CRC D: 0
                                                                                                CRC D: 1
CRC D: 1
                                          ACK S: 0
                                                                                               ACK S: 0
ACK S: 1
                                           ACK D: 0
                                                                                               ACK D: 1
ACK D: 0
                                          st machine: IDLE
                                                                                                st machine: IDLE
st machine: IDLE
```

# Working Schedule

|              | Felipe Martins | Lucas Cavalcanti | Roberto Fernandes |
|--------------|----------------|------------------|-------------------|
| Bit Timing   | <b>O O O</b>   | <b>©</b>         | Ö                 |
| Bit Stuffing | <b>©</b>       | Ö                | 000               |
| Encoder      | <b>© ©</b>     | <b>© ©</b>       | <b>Ö Ö</b>        |
| Decoder      | <b>© ©</b>     | <b>© ©</b>       | <b>© ©</b>        |
| Integration  | 000            | <b>© ©</b>       | 000               |
| Validation   | <b>©</b>       | <b>© © ©</b>     | Ö                 |
| Reports      | <b>© © ©</b>   | <b>© ©</b>       | 000               |

#### **Problems Found**

- Transceiver not working.
- Implementation in a single core microcontroller.
- No ground truth implemented.
- Debugging interface is slow.
- Microcontroller does not support 500Kbps CAN Network, even with 216MHz.
- Implementation of state machines need to respect the priorities.
- One state machine interfere in others.

#### Conclusion

- CAN Network should be implemented in FPGA.
- Implementing CAN Network in C/C++ improves its comprehension.
- CAN Network has an intelligent strategy for synchronizing.